# M24128-BW M24128-BR M24128-BF M24128-DF Datasheet ### 128-Kbit serial I2C bus EEPROM TSSOP8 169 mil width 150 mil width UFDFPN5 (MH) DFN5 - 1.7x1.4 mm UFDFPN8 (MC) DFN8 - 2x3 mm WLSCP (CS) Unsawn wafer | Product status link | |---------------------| | M24128-BF | | M24128-DF | | M24128-BR | | M24128-BW | #### **Features** - Compatible with following I<sup>2</sup>C bus modes: - 1 MHz - 400 kHz - 100 kHz - Memory array: - 128 Kbit (16 Kbyte) of EEPROM - Page size: 64 byte - Additional write lockable page (M24128-D order codes) - · Single supply voltage range: - 1.7 V to 5.5 V over –40 °C / +85 °C - 1.6 V to 5.5 V over 0 °C / +85 °C - Write: - Byte write within 5 ms - Page write within 5 ms - · Operating temperature range: - from -40 °C up to +85 °C - · Random and sequential read modes - · Write protect of the whole memory array - Enhanced ESD/latch-Up protection - · More than 4 million write cycles - More than 200-years data retention #### **Packages** - RoHS-compliant and Halogen-free (ECOPACK2) - SO8 ECOPACK2 - TSSOP8 ECOPACK2 - UFDFPN8 ECOPACK2 - WLCSP ECOPACK2 - UFDFPN5 ECOPACK2 - Unsawn wafer (each die is tested) ## 1 Description The M24128 is a 128-Kbit $I^2$ C-compatible EEPROM (electrically erasable programmable memory) organized as 16 K × 8 bits. The M24128-BW can operate with a supply voltage from 2.5 V to 5.5 V, the M24128-BR can operate with a supply voltage from 1.8 V to 5.5 V, and the M24128-BF and M24128-DF can operate with a supply voltage from 1.7 V to 5.5 V (the M24128-BF and the M24128-DF can also operate down to 1.6 V, under some restricting conditions). All these devices operate with a clock frequency of 1 MHz (or less), over an ambient temperature range of –40 °C / +85 °C. The M24128-D offers an additional page, named the identification page (64 byte). The identification page can be used to store sensitive application parameters which can be (later) permanently locked in read-only mode. Figure 1. Logic diagram Table 1. Signal names | Signal name | Function | Direction | |-----------------|----------------|-----------| | E2, E1, E0 | Chip enable | Input | | SDA | Serial data | I/O | | SCL | Serial clock | Input | | WC | Write control | Input | | Vcc | Supply voltage | - | | V <sub>SS</sub> | Ground | - | Figure 2. 8-pin package connections, top view 1. See Section 9 Package information for package dimensions, and how to identify pin 1 DS6639 - Rev 31 page 2/46 Figure 3. UFDFPN5 (DFN5) package connections 1. Inputs E2, E1, E0 are not connected, therefore read as (000). Please refer to Section 2.3 Chip enable (E2, E1, E0) for further explanations. Figure 4. WLCSP connections for the M24128-DFCS6TP/K DS6639 - Rev 31 page 3/46 ## 2 Signal description ### 2.1 Serial clock (SCL) The signal applied on the SCL input is used to strobe the data available on SDA(in) and to output the data on SDA(out). ### 2.2 Serial data (SDA) SDA is an input/output used to transfer data in or data out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from serial data (SDA) to V<sub>CC</sub> (Figure 13 indicates how to calculate the value of the pull-up resistor). ## 2.3 Chip enable (E2, E1, E0) (E2,E1,E0) input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit device select code (see Table 2). These inputs must be tied to $V_{CC}$ or $V_{SS}$ , as shown in Figure 5. When not connected (left floating), these inputs are read as low (0). Figure 5. Chip enable inputs connection ## 2.4 Write control (WC) This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when write control $(\overline{WC})$ is driven high. Write operations are enabled when write control $(\overline{WC})$ is either driven low or left floating. When write control ( $\overline{WC}$ ) is driven high, device select and address bytes are acknowledged, data bytes are not acknowledged. ## $V_{SS}$ (ground) $V_{SS}$ is the reference for the $V_{CC}$ supply voltage. DS6639 - Rev 31 page 4/46 ## 2.6 Supply voltage (V<sub>CC</sub>) ### 2.6.1 Operating supply voltage (V<sub>CC</sub>) Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified $[V_{CC}(min), V_{CC}(max)]$ range must be applied (see Operating conditions in Section 8 DC and AC parameters). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle (t<sub>W</sub>). #### 2.6.2 Power-up conditions The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage (see Operating conditions in Section 8 DC and AC parameters). #### 2.6.3 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ has reached the internal reset threshold voltage. This threshold is lower than the minimum $V_{CC}$ operating voltage (see Operating conditions in Section 8 DC and AC parameters). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the standby power mode; however, the device must not be accessed until $V_{CC}$ reaches a valid and stable DC voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range (see Operating conditions in Section 8 DC and AC parameters). In a similar way, during power-down (continuous decrease in $V_{CC}$ ), the device must not be accessed when $V_{CC}$ drops below $V_{CC}$ drops below the power-on-reset threshold voltage, the device stops responding to any instruction sent to it. ### 2.6.4 Power-down conditions During power-down (continuous decrease in $V_{CC}$ ), the device must be in the standby power mode (mode reached after decoding a stop condition, assuming that there is no internal write cycle in progress). DS6639 - Rev 31 page 5/46 # 3 Memory organization The memory is organized as shown below. Figure 6. Block diagram DS6639 - Rev 31 page 6/46 ## 4 Device operation The device supports the $I^2C$ protocol. This is summarized in Figure 7. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications. SCL SDA SDA SDA → Change Condition Condition SCL MSB ACK SDA START Condition SCL SDA STOP Condition Figure 7. I<sup>2</sup>C bus protocol DS6639 - Rev 31 page 7/46 #### 4.1 Start condition Start is identified by a falling edge of serial data (SDA) while serial clock (SCL) is stable in the high state. A start condition must precede any data transfer instruction. The device continuously monitors (except during a write cycle) serial data (SDA) and serial clock (SCL) for a start condition. ### 4.2 Stop condition Stop is identified by a rising edge of serial data (SDA) while serial clock (SCL) is stable and driven high. A stop condition terminates communication between the device and the bus master. A read instruction that is followed by NoAck can be followed by a stop condition to force the device into the standby mode. A stop condition at the end of a write instruction triggers the internal write cycle. ### 4.3 Data input During data input, the device samples serial data (SDA) on the rising edge of serial clock (SCL). For correct device operation, serial data (SDA) must be stable during the rising edge of serial clock (SCL), and the serial data (SDA) signal must change only when serial clock (SCL) is driven low. ### 4.4 Acknowledge bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases serial data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls serial data (SDA) low to acknowledge the receipt of the eight data bits. DS6639 - Rev 31 page 8/46 ## 4.5 Device addressing To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in Table 2 (most significant bit first). Table 2. Device select code | | Device type identifier <sup>(1)</sup> | | | Chip E | RW | | | | |-----------------------------------------------------------|---------------------------------------|----|----|--------|----|----|----|----| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Device select code when addressing the memory array | 1 | 0 | 1 | 0 | E2 | E1 | E0 | R₩ | | Device select code when accessing the Identification page | 1 | 0 | 1 | 1 | E2 | E1 | E0 | R₩ | - 1. The most significant bit, b7, is sent first. - 2. E0, E1 and E2 are compared with the value read on input pins E0, E1 and E2. When the device select code is received, the device only responds if the chip enable address is the same as the value on the chip enable (E2, E1, E0) inputs. The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for read and 0 for write operations. If a match occurs on the device select code, the corresponding device gives an acknowledgement on serial data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the device select code, it deselects itself from the bus, and goes into standby mode. DS6639 - Rev 31 page 9/46 ## 5 Instructions ### 5.1 Write operations Following a start condition the bus master sends a device select code with the $R\overline{W}$ bit $(R\overline{W})$ reset to 0. The device acknowledges this, as shown in Figure 8, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte. Table 3. Most significant address byte | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | |-----|-----|-----|-----|-----|-----|----|----| | | | | | | | | | Table 4. Least significant address byte | ۸7 | ۸6 | ۸۶ | Λ.4 | ٧3 | ۸2 | ۸1 | ۸٥ | |----|----|----|-----|----|----|-----|----| | Α/ | Au | AS | A4 | AS | A2 | A I | Au | When the bus master generates a stop condition immediately after a data byte Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a byte write or a page write, the internal write cycle t<sub>W</sub> is triggered. A stop condition at any other time slot does not trigger the internal write cycle. After the stop condition and the successful completion of an internal write cycle $(t_W)$ , the device internal address counter is automatically incremented to point to the next byte after the last modified byte. During the internal write cycle, serial data (SDA) is disabled internally, and the device does not respond to any requests. If the write control input $(\overline{WC})$ is driven high, the write instruction is not executed and the accompanying data bytes are *not* acknowledged, as shown in Figure 9. DS6639 - Rev 31 page 10/46 ## 5.1.1 Byte write After the device select code and the address bytes, the bus master sends one data byte. If the addressed location is write-protected, by write control ( $\overline{WC}$ ) being driven high, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not write-protected, the device replies with Ack. The bus master terminates the transfer by generating a stop condition, as shown in Figure 8. Figure 8. Write mode sequences with $\overline{WC} = 0$ (data write enabled) DS6639 - Rev 31 page 11/46 #### 5.1.2 Page write The page write mode allows up to 64 byte to be written in a single write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A15/A6, are the same. If more bytes are sent than will fit up to the end of the page, a "roll-over" occurs, i.e. the bytes exceeding the page end are written on the same page, from location 0. The bus master sends from 1 to 64 byte of data, each of which is acknowledged by the device if write control $(\overline{WC})$ is low. If write control $(\overline{WC})$ is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck, as shown in Figure 9. After each transferred byte, the internal page address counter is incremented. The transfer is terminated by the bus master generating a stop condition. Figure 9. Write mode sequences with $\overline{WC}$ = 1 (data write inhibited) DS6639 - Rev 31 page 12/46 ### 5.1.3 Write identification page (M24128-D only) The identification page (64 byte) is an additional page which can be written and (later) permanently locked in read-only mode. It is written by issuing the write identification page instruction. This instruction uses the same protocol and format as page write (into memory array), except for the following differences: - Device type identifier = 1011b - MSB address bits A15/A6 are don't care except for address bit A10 which must be '0'. LSB address bits A5/A0 define the byte address inside the Identification page. If the identification page is locked, the data bytes transferred during the write identification page instruction are not acknowledged (NoAck). #### 5.1.4 Lock identification page (M24128-D only) The lock identification page instruction (Lock ID) permanently locks the identification page in read-only mode. The lock ID instruction is similar to byte write (into memory array) with the following specific conditions: - Device type identifier = 1011b - Address bit A10 must be '1'; all other address bits are don't care - The data byte must be equal to the binary value xxxx xx1x, where x is don't care #### 5.1.5 ECC (error correction code) and write cycling The ECC is offered in devices identified with process letter A or K, all other devices (identified with a different process letter) do not embed the ECC logic. The error correction code (ECC) is an internal logic function which is transparent for the I<sup>2</sup>C communication protocol. The ECC logic is implemented on each group of four EEPROM bytes (A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer). Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group (A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer). As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the 4 bytes of the group: the sum of the cycles seen by byte0, byte1, byte2 and byte3 of the same group must remain below the maximum value defined Table 11. DS6639 - Rev 31 page 13/46 ### 5.1.6 Minimizing write delays by polling on ACK The maximum write time $(t_w)$ is shown in AC characteristics tables in Section 8 DC and AC parameters, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 10, is: - Initial condition: a write cycle is in progress. - Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction). - Step 2: if the device is busy with the internal write cycle, no Ack is returned and the bus master goes back to step 1. If the device has terminated the internal write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). Figure 10. Write cycle polling flowchart using ACK 1. The seven most significant bits of the device select code of a random read (bottom right box in the figure) must be identical to the seven most significant bits of the device select code of the write (polling instruction in the figure). DS6639 - Rev 31 page 14/46 ### 5.2 Read operations Read operations are performed independently of the state of the write control (WC) signal. After the successful completion of a read operation, the device internal address counter is incremented by one, to point to the next byte address. For the read instructions, after each byte read (data out), the device waits for an acknowledgement (data in) during the 9<sup>th</sup> bit time. If the bus master does not acknowledge during this 9<sup>th</sup> time, the device terminates the data transfer and switches to its standby mode. Figure 11. Read mode sequences DS6639 - Rev 31 page 15/46 Read identification page (M24128-D only) #### 5.2.1 Random address read A dummy write is first performed to load the address into this address counter (as shown in Figure 11) but without sending a stop condition. Then, the bus master sends another start condition, and repeats the device select code, with the RW bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must not acknowledge the byte, and terminates the transfer with a stop condition. #### 5.2.2 Current address read For the current address read operation, following a start condition, the bus master only sends a device select code with the RW bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a stop condition, as shown in Figure 11, without acknowledging the byte. Note that the address counter value is defined by instructions accessing either the memory or the identification page. When accessing the Identification page, the address counter value is loaded with the byte location in the identification page, therefore the next current address read in the memory uses this new address counter value. When accessing the memory, it is safer to always use the random address read instruction (this instruction loads the address counter with the byte location to read in the memory, see Section 5.2.1 Random address read) instead of the current address Read instruction. #### 5.2.3 Sequential read This operation can be used after a current address read or a random address read. The bus master does acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must not acknowledge the last byte, and must generate a Stop condition, as shown in Figure 11. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00h. ## 5.3 Read identification page (M24128-D only) The identification page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. The identification page can be read by issuing an read identification page instruction. This instruction uses the same protocol and format as the random address read (from memory array) with device type identifier defined as 1011b. The MSB address bits A15/A6 are don't care, the LSB address bits A5/A0 define the byte address inside the identification page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the identification page from location 10d, the number of bytes should be less than or equal to 54, as the ID page boundary is 64 bytes). ### 5.4 Read the lock status (M24128-D only) The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [identification page write instruction + one data byte] to the device. The device returns an acknowledge bit if the Identification page is unlocked, otherwise a NoAck bit if the identification page is locked. Right after this, it is recommended to transmit to the device a start condition followed by a stop condition, so that: - Start: the truncated command is not executed because the start condition resets the device internal logic, - Stop: the device is then set back into standby mode by the stop condition. DS6639 - Rev 31 page 16/46 ## 6 Initial delivery state The device is delivered with all the memory array bits and Identification page bits set to 1 (each byte contains FFh). When delivered in unsawn wafer, all memory bits are set to 1 (each memory byte contains FFh) except the last byte located at address 3FFFh which is written with the value 22h. DS6639 - Rev 31 page 17/46 ## 7 Maximum rating Stressing the device outside the ratings listed in Table 5 may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 5. Absolute maximum ratings | Symbol | Parameter | | Max. | Unit | |-------------------|-------------------------------------------------------|--------------|---------|------| | - | Ambient operating temperature | -40 | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | see note (1) | | °C | | I <sub>OL</sub> | DC output current (SDA = 0) | _ | 5 | mA | | V <sub>IO</sub> | Input or output range | | 6.5 | V | | V <sub>CC</sub> | Supply voltage | | 6.5 | V | | V <sub>ESD</sub> | Electrostatic pulse (Human Body model) <sup>(2)</sup> | _ | 4000(3) | V | Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb-free assembly), the ST ECOPACK 7191395 specification, and the European directive on Restrictions of Hazardous Substances (RoHS directive 2011/65/EU of July 2011). DS6639 - Rev 31 page 18/46 <sup>2.</sup> Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012 standard, C1=100 pF, R1=1500 Ω). <sup>3. 3000</sup> V for devices identified with process letter T. ## 8 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. Table 6. Operating conditions (voltage range W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 1 | MHz | Table 7. Operating conditions (voltage range R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 1 | MHz | Table 8. Operating conditions (voltage range F) | Symbol | Parameter | Min. | | Max. | Unit | |-----------------|-------------------------------------------------------------------|--------------------|-----|------|------| | V <sub>CC</sub> | Supply voltage | 1.6 <sup>(1)</sup> | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature: READ | -40 | -40 | 85 | °C | | 'A | Ambient operating temperature: WRITE | 0 | -40 | 85 | | | f <sub>C</sub> | Operating clock frequency, V <sub>CC</sub> ≥ 1.6 V <sup>(1)</sup> | - | | 400 | kHz | | ı, | Operating clock frequency, V <sub>CC</sub> ≥ 1.7 V | | | 1000 | KΠZ | <sup>1.</sup> Only for devices identified with process letter T Table 9. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |------------------|-----------------------------------------------|--------------------------------------------|------|------| | C <sub>bus</sub> | Load capacitance | - | 100 | pF | | - | SCL input rise/fall time, SDA input fall time | - | 50 | ns | | - | Input levels | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | - | Input and output timing reference levels | 0.3 V <sub>CC</sub> t | V | | DS6639 - Rev 31 page 19/46 Figure 12. AC measurement I/O waveform Table 10. Input parameters | Symbol | Parameter <sup>(1)</sup> | Test condition | Min. | Max. | Unit | |-----------------|-------------------------------------------------|---------------------------------------|------|------|------| | C <sub>IN</sub> | Input capacitance (SDA) | - | - | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | - | - | 6 | pF | | Z <sub>L</sub> | Input impodence (F2, F4, F0, WGV2) | V <sub>IN</sub> < 0.3 V <sub>CC</sub> | 50 | - | kΩ | | Z <sub>H</sub> | Input impedance (E2, E1, E0, WC) <sup>(2)</sup> | $V_{IN} > 0.7 V_{CC}$ | 500 | - | kΩ | - 1. Characterized only, not tested in production. - 2. E2, E1, E0 input impedance when the memory is selected (after a Start condition). **Table 11. Cycling performance** | Symbol | Parameter | Test condition | Max. | Unit | |--------|--------------------------------------|-----------------------------------------------------------------------------------------|-----------|----------------------------| | Novolo | Mrita avala andurance(1) | $T_A \le 25 ^{\circ}\text{C}, V_{CC}(\text{min}) < V_{CC} < V_{CC}(\text{max})$ | 4,000,000 | Mrito avala(2) | | Ncycle | Write cycle endurance <sup>(1)</sup> | T <sub>A</sub> = 85 °C, V <sub>CC</sub> (min) < V <sub>CC</sub> < V <sub>CC</sub> (max) | 1,200,000 | Write cycle <sup>(2)</sup> | - 1. The Write cycle endurance is defined by characterization and qualification. For devices embedding the ECC functionality (see Section 5.1.5 ), the write cycle endurance is defined for group of four bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3] where N is an integer. - A Write cycle is executed when either a Page Write, a Byte write, a Write Identification Page or a Lock Identification Page instruction is decoded. When using the Byte Write, the Page Write or the Write Identification Page, refer also to Section 5.1.5 Table 12. Memory cell data retention | Parameter | Test condition | Min. | Unit | |-------------------------------|------------------------|------|------| | Data retention <sup>(1)</sup> | T <sub>A</sub> = 55 °C | 200 | Year | 1. The data retention behaviour is checked in production, while the data retention limit defined in this table is extracted from characterization and qualification results. DS6639 - Rev 31 page 20/46 Table 13. DC characteristics (M24128-BW) | Symbol | Parameter | Test conditions (in addition to those in Table 6) | Min. | Max. | Unit | |------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------| | ILI | Input leakage current (SCL, SDA, E2, E1, E0) | $V_{IN} = V_{SS}$ or $V_{CC}$ , device in Standby mode | - | ± 2 | μA | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $V_{SS}$ or $V_{CC}$ | - | ± 2 | μA | | | | $V_{CC}$ = 2.5 V, $f_C$ = 400 kHz<br>(rise/fall time < 50 ns) | | | | | I <sub>CC</sub> | Supply current (Read) | $V_{CC}$ = 5.5 V, $f_C$ = 400 kHz<br>(rise/fall time < 50 ns) | - | 2 | mA | | | $2.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}, f_{C} = 1 \text{ MHz}$<br>(rise/fall time < 50 ns) | | _ | 2.5 | | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$ ,<br>2.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | _ | 2.5 <sup>(1)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | Device not selected <sup>(2)</sup> ,<br>V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> , V <sub>CC</sub> = 2.5 V | - | 2 | μA | | ICC1 | Standby Supply Current | Device not selected, $V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 5.5 \text{ V}$ | - | 3 | μA | | V <sub>IL</sub> | Input low voltage <sup>(3)</sup> (SCL, SDA, WC, E2, E1, E0) | - | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage (SCL, SDA) | - | 0.7 V <sub>CC</sub> | 6.5 | V | | VIH. | Input high voltage (WC, E2, E1, E0) <sup>(4)</sup> | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 2.1 mA, $V_{CC}$ = 2.5 V or $I_{OL}$ = 3 mA, $V_{CC}$ = 5.5 V | _ | 0.4 | V | - 1. Characterized value, not tested in production. - 2. The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle $t_W$ ( $t_W$ is triggered by the correct decoding of a write instruction). - 3. $E_i$ inputs should be tied to $V_{ss}$ (see Section 2.3 ). - 4. Ei inputs should be tied to Vcc (see Section 2.3 ). DS6639 - Rev 31 page 21/46 Table 14. DC characteristics (M24128-BR) | Symbol | Parameter | Test conditions (1)(in addition to those in Table 7) | Min. | Max. | Unit | |------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input leakage current ( E0, E1, E2, SCL, SDA) | $V_{IN} = V_{SS}$ or $V_{CC}$ , device in Standby mode | | ± 2 | μA | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $\rm V_{SS}$ or $\rm V_{CC}$ | - | ± 2 | μА | | la a | Supply ourrent (Dood) | V <sub>CC</sub> = 1.8 V, f <sub>c</sub> = 400 kHz | - | 0.8 | mA | | I <sub>CC</sub> | Supply current (Read) | f <sub>c</sub> = 1 MHz | - | 2.5 | mA | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$<br>1.8 V $\leq$ V <sub>CC</sub> $<$ 2.5 V | - | 2 <sup>(2)</sup> | mA | | I <sub>CC1</sub> | Standby supply current Device not selected, $^{(3)}$ $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.8$ V | | - | 1 | μА | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC,E2, E1, E0) <sup>(4)</sup> | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | V | | V | Input high voltage (SCL, SDA) | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | 6.5 | V | | V <sub>IH</sub> | Input high voltage (WC, E2, E1, E0 <sup>(5)</sup> ) | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 1 mA, V <sub>CC</sub> = 1.8 V | - | 0.2 | V | <sup>1.</sup> If the application uses the voltage range R device with 2.5 V < $V_{\rm CC}$ < 5.5 V and -40 °C < $T_{\rm A}$ < +85 °C, please refer to Table 13 instead of this table. - 4. Ei inputs should be tied to $V_{SS}$ (see Section 2.3 ). - 5. Ei inputs should be tied to $V_{CC}$ (see Section 2.3 ). DS6639 - Rev 31 page 22/46 <sup>2.</sup> Characterized value, not tested in production. <sup>3.</sup> The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a write instruction). Table 15. DC characteristics (M24128-BF, M24128-DF) | Symbol | Parameter | Test conditions <sup>(1)</sup> (in addition to those in Table 8) | Min. | Max. | Unit | |------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input leakage current (E0, E1, E2, SCL, SDA) | | | | | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $V_{\mbox{\footnotesize SS}}$ or $V_{\mbox{\footnotesize CC}}$ | - | ± 2 | μA | | laa | Supply current (Read) | $V_{CC}$ = 1.6 V or 0.7 V, $f_c$ = 400 kHz | - | 0.8 | mA | | I <sub>CC</sub> | Supply current (Neau) | f <sub>c</sub> = 1 MHz | - | 2.5 | ША | | I <sub>CC0</sub> | Supply current (Write) | | - | 2 <sup>(2)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | | - | 1 | μA | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC,E2, E1, E0) <sup>(4)</sup> | V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage (SCL, SDA) | V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | 6.5 | V | | VIH | Input high voltage (WC, E2, E1, E0) <sup>(5)</sup> | V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 1 mA, V <sub>CC</sub> = 1.6 V or 1.7 V | - | 0.2 | ٧ | <sup>1.</sup> If the application uses the voltage range F device with 2.5 V < $V_{CC}$ < 5.5 V and -40 °C < $T_A$ < +85 °C, please refer to Table 13 instead of this table. DS6639 - Rev 31 page 23/46 <sup>2.</sup> Characterized value, not tested in production. <sup>3.</sup> The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle $t_W$ ( $t_W$ is triggered by the correct decoding of a write instruction). <sup>4.</sup> Ei inputs should be tied to $V_{SS}$ (see Section 2.3 ). <sup>5.</sup> Ei inputs should be tied to $V_{\text{CC}}$ (see Section 2.3 ). Table 16. 400 kHz AC characteristics | Symbol | Alt. | Parameter | Min. | Max. | Unit | |-------------------------------------|---------------------|-------------------------------------------------------------------|-------|------|------| | f <sub>C</sub> | f <sub>SCL</sub> | Clock frequency | - | 400 | kHz | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock pulse width high | 600 | - | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock pulse width low | 1300 | - | ns | | t <sub>QL1QL2</sub> <sup>(1)</sup> | t <sub>F</sub> | SDA (out) fall time | 20(2) | 300 | ns | | t <sub>XH1XH2</sub> | t <sub>R</sub> | Input signal rise time | (3) | (3) | ns | | t <sub>XL1XL2</sub> | t <sub>F</sub> | Input signal fall time | (3) | (3) | ns | | t <sub>DXCH</sub> | t <sub>SU:DAT</sub> | Data in set up time | 100 | - | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data in hold time | 0 | - | ns | | t <sub>CLQX</sub> <sup>(4)</sup> | t <sub>DH</sub> | Data out hold time | 50 | - | ns | | t <sub>CLQV</sub> <sup>(5)</sup> | t <sub>AA</sub> | Clock low to next data valid (access time) | - | 900 | ns | | t <sub>CHDL</sub> | t <sub>SU:STA</sub> | Start condition setup time | 600 | - | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start condition hold time | 600 | - | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Stop condition set up time | 600 | - | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop condition and next Start condition | 1300 | - | ns | | t <sub>WLDL</sub> <sup>(1)(6)</sup> | t <sub>SU:WC</sub> | WC set up time (before the Start condition) | 0 | - | μs | | t <sub>DHWH</sub> <sup>(1)(7)</sup> | t <sub>HD:WC</sub> | WC hold time (after the Stop condition) | 1 | - | μs | | t <sub>W</sub> | t <sub>WR</sub> | Internal Write cycle duration | - | 5 | ms | | t <sub>NS</sub> <sup>(1)</sup> | - | Pulse width ignored (input filter on SCL and SDA) - single glitch | - | 50 | ns | - 1. Characterized only, not tested in production. - 2. With $C_L = 10 pF$ . - 3. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^2C$ specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when $f_C < 400$ kHz. - 4. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of - 5. $t_{CLQV}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either $0.3V_{CC}$ or $0.7V_{CC}$ , assuming that $R_{bus} \times C_{bus}$ time constant is within the values specified in Figure 13. - 6. $\overline{WC}$ =0 set up time condition to enable the execution of a WRITE command. - 7. $\overline{WC}$ =0 hold time condition to enable the execution of a WRITE command. DS6639 - Rev 31 page 24/46 Table 17. 1 MHz AC characteristics | Symbol | Alt. | Parameter | Min. | Max. | Unit | |-------------------------------------|---------------------|------------------------------------------------------|-------|------|------| | f <sub>C</sub> | f <sub>SCL</sub> | Clock frequency | 0 | 1 | MHz | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock pulse width high | 260 | - | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock pulse width low | 500 | - | ns | | t <sub>XH1XH2</sub> | t <sub>R</sub> | Input signal rise time | (1) | (1) | ns | | t <sub>XL1XL2</sub> | t <sub>F</sub> | Input signal fall time | (1) | (1) | ns | | t <sub>QL1QL2</sub> (2) | t <sub>F</sub> | SDA (out) fall time | 20(3) | 120 | ns | | t <sub>DXCH</sub> | t <sub>SU:DAT</sub> | Data in setup time | 50 | - | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data in hold time | 0 | - | ns | | t <sub>CLQX</sub> <sup>(4)</sup> | t <sub>DH</sub> | Data out hold time | 50 | - | ns | | t <sub>CLQV</sub> <sup>(5)</sup> | t <sub>AA</sub> | Clock low to next data valid (access time) | - | 450 | ns | | t <sub>CHDL</sub> | t <sub>SU:STA</sub> | Start condition setup time | 250 | - | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start condition hold time | 250 | - | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Stop condition setup time | 250 | - | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop condition and next Start condition | 500 | - | ns | | t <sub>WLDL</sub> <sup>(2)(6)</sup> | t <sub>su:wc</sub> | WC set up time (before the Start condition) | | - | μs | | t <sub>DHWH</sub> <sup>(2)(7)</sup> | t <sub>HD:WC</sub> | WC hold time (after the Stop condition) | | - | μs | | t <sub>W</sub> | t <sub>WR</sub> | Write time | - | 5 | ms | | t <sub>NS</sub> <sup>(2)</sup> | - | Pulse width ignored (input filter on SCL and SDA) | - | 50 | ns | <sup>1.</sup> There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $l^2C$ specification that the input signal rise and fall times be less than 120 ns when $f_C < 1$ MHz. - 2. Characterized only, not tested in production. - 3. With $C_L = 10 pF$ . - 4. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of - 5. $t_{CLQV}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either 0.3 $V_{CC}$ or 0.7 $V_{CC}$ , assuming that the Rbus × Cbus time constant is within the values specified in Figure 14. - 6. $\overline{WC}$ =0 set up time condition to enable the execution of a WRITE command. - 7. $\overline{WC}$ =0 hold time condition to enable the execution of a WRITE command. DS6639 - Rev 31 page 25/46 Figure 13. Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C = 400 \text{ kHz}$ Figure 14. Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C = 1MHz$ DS6639 - Rev 31 page 26/46 Figure 15. AC waveforms DS6639 - Rev 31 page 27/46 ## 9 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. For die information concerning the M24128-BF delivered in unsawn wafer, please contact your nearest ST Sales Office. ## 9.1 UFDFPN5 (DFN5) package information UFDFPN5 is a 5-lead, 1.7 × 1.4 mm, 0.55 mm thickness, ultra thin fine pitch dual flat package. Pin 1 Top view (marking side) Bottom view (pads side) All Side view Figure 16. UFDFPN5 - Outline - 1. Maximum package warpage is 0.05 mm. - 2. Exposed copper is not systematic and can appear partially or totally according to the cross section. - 3. Drawing is not to scale. - 4. On the bottom side, pin 1 is identified by the specific pad shape and, on the top side, pin 1 is defined from the orientation of the marking. When reading the marking, pin 1 is below the upper left package corner. DS6639 - Rev 31 page 28/46 | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | - | 0.050 | 0.0000 | - | 0.0020 | | b <sup>(2)</sup> | 0.175 | 0.200 | 0.225 | 0.0069 | 0.0079 | 0.0089 | | D | 1.600 | 1.700 | 1.800 | 0.0630 | 0.0669 | 0.0709 | | D1 | 1.400 | 1.500 | 1.600 | 0.0551 | 0.0591 | 0.0630 | | E | 1.300 | 1.400 | 1.500 | 0.0512 | 0.0551 | 0.0591 | | E1 | 0.175 | 0.200 | 0.225 | 0.0069 | 0.0079 | 0.0089 | | X | - | 0.200 | - | - | 0.0079 | - | | Υ | - | 0.200 | - | - | 0.0079 | - | | е | - | 0.400 | - | - | 0.0157 | - | | L | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | L1 | - | 0.100 | - | - | 0.0039 | - | | k | - | 0.400 | - | - | 0.0157 | - | Table 18. UFDFPN5 - Mechanical data 0.200 0.400 0.600 0.200 0.200 0.400 0.400 Figure 17. UFDFPN5 - Recommended footprint Note: Dimensions are expressed in millimeters. DS6639 - Rev 31 page 29/46 <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. <sup>2.</sup> Dimension b applies to plated terminal and is measured between 0.15 and 0.30mm from the terminal tip. ## 9.2 UFDFPN8 (DFN8) package information UFDFPN8 is an 8-lead, 2 × 3 mm, 0.55 mm thickness ultra thin profile fine pitch dual flat package. Pin #1 ID marking | Pin #1 | P Figure 18. UFDFPN8 - Outline - 1. Maximum package warpage is 0.05 mm. - 2. Exposed copper is not systematic and can appear partially or totally according to the cross section. - 3. Drawing is not to scale. - 4. The central pad (the area E2 by D2 in the above illustration) must be either connected to V<sub>SS</sub> or left floating (not connected) in the end application. DS6639 - Rev 31 page 30/46 | Cumbal | | millimeters | | inches <sup>(1)</sup> | | | |--------------------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.450 | 0.550 | 0.600 | 0.0177 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | b <sup>(2)</sup> | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | D | 1.900 | 2.000 | 2.100 | 0.0748 | 0.0787 | 0.0827 | | D2 | 1.200 | - | 1.600 | 0.0472 | - | 0.0630 | | E | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 | | E2 | 1.200 | - | 1.600 | 0.0472 | - | 0.0630 | | е | - | 0.500 | - | 0.0197 | | | | K | 0.300 | - | - | 0.0118 | - | - | | L | 0.300 | - | 0.500 | 0.0118 | - | 0.0197 | | L1 | - | - | 0.150 | - | - | 0.0059 | | L3 | 0.300 | - | - | 0.0118 | - | - | | aaa | - | - | 0.150 | - | - | 0.0059 | | bbb | - | - | 0.100 | - | - | 0.0039 | | CCC | - | - | 0.100 | - | - | 0.0039 | | ddd | - | - | 0.050 | - | - | 0.0020 | | eee <sup>(3)</sup> | - | - | 0.080 | - | - | 0.0031 | Table 19. UFDFPN8 - Mechanical data - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip. - 3. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring. Figure 19. UFDFPN8 - Recommended footprint 1. Dimensions are expressed in millimeters. DS6639 - Rev 31 page 31/46 ## 9.3 TSSOP8 package information TSSOP8 is an 8-lead thin shrink small outline, 3 x 6.4 mm, 0.65 mm pitch, package. Figure 20. TSSOP8 - Outline 1. Drawing is not to scale. Table 20. TSSOP8 - Mechanical data | Symbol | millimeters | | | inches (1) | | | |--------|-------------|-------|-------|------------|--------|--------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | - | - | 1.200 | - | - | 0.0472 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 | | b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | СР | - | - | 0.100 | - | - | 0.0039 | | D | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 | | е | - | 0.650 | - | - | 0.0256 | - | | E | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 | | E1 | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | α | 0° | - | 8° | 0° | - | 8° | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. DS6639 - Rev 31 page 32/46 Figure 21. TSSOP8 – Recommended footprint 1. Dimensions are expressed in millimeters. DS6639 - Rev 31 page 33/46 ## 9.4 SO8N package information SO8N is an 8-lead, 4.9 x 6 mm, plastic small outline, 150 mils body width, package. Figure 22. SO8N - Outline 1. Drawing is not to scale. Table 21. SO8N - Mechanical data | Countries | | millimeters | | | inches (1) | | | |-----------|-------|-------------|-------|--------|------------|--------|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | - | - | 1.750 | - | - | 0.0689 | | | A1 | 0.100 | - | 0.250 | 0.0039 | - | 0.0098 | | | A2 | 1.250 | - | - | 0.0492 | - | - | | | b | 0.280 | - | 0.480 | 0.0110 | - | 0.0189 | | | С | 0.170 | - | 0.230 | 0.0067 | - | 0.0091 | | | D | 4.800 | 4.900 | 5.000 | 0.1890 | 0.1929 | 0.1969 | | | E | 5.800 | 6.000 | 6.200 | 0.2283 | 0.2362 | 0.2441 | | | E1 | 3.800 | 3.900 | 4.000 | 0.1496 | 0.1535 | 0.1575 | | | е | - | 1.270 | - | - | 0.0500 | - | | | h | 0.250 | - | 0.500 | 0.0098 | - | 0.0197 | | | k | 0° | - | 8° | 0° | - | 8° | | | L | 0.400 | - | 1.270 | 0.0157 | - | 0.0500 | | | L1 | - | 1.040 | - | - | 0.0409 | - | | | ccc | - | - | 0.100 | - | - | 0.0039 | | 1. Values in inches are converted from mm and rounded to four decimal digits. DS6639 - Rev 31 page 34/46 0.6 (x8) 3.6 (x8) Figure 23. SO8N - Recommended footprint 1. Dimensions are expressed in millimeters. DS6639 - Rev 31 page 35/46 ## 9.5 WLCSP8 (CS) package information WLCSP8 is a 8 bumps, 1.289 x 1.099 mm, 0.4 mm pitch wafer level chip scale package Figure 24. WLCSP8 - Outline - 1. Drawing is not to scale - 2. Primary datum Z and seating plane are defined by the spherical crowns of the bump. - 3. Bump position designation per JESD 95-1, SPP-010. DS6639 - Rev 31 page 36/46 | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | | |------------------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | 0.500 | 0.540 | 0.580 | 0.0197 | 0.0213 | 0.0228 | | | A1 | - | 0.190 | - | - | 0.0075 | - | | | A2 | - | 0.350 | - | - | 0.0138 | - | | | b <sup>(2)</sup> | - | 0.270 | - | - | 0.0106 | - | | | D | - | 1.289 | 1.309 | - | 0.0507 | 0.0515 | | | Е | - | 1.099 | 1.119 | - | 0.0433 | 0.0441 | | | е | - | 0.800 | - | - | 0.0315 | - | | | e1 | - | 0.693 | - | - | 0.0273 | - | | | e2 | - | 0.400 | - | - | 0.0157 | - | | | e3 | - | 0.400 | - | - | 0.0157 | - | | | F | - | 0.203 | - | - | 0.0080 | - | | | G | - | 0.245 | - | - | 0.0096 | - | | | Н | - | 0.203 | - | - | 0.0080 | - | | | aaa | - | 0.110 | - | - | 0.0043 | - | | | bbb | - | 0.110 | - | - | 0.0043 | - | | | CCC | - | 0.110 | - | - | 0.0043 | - | | | ddd | - | 0.060 | - | - | 0.0024 | - | | | eee | - | 0.060 | - | - | 0.0024 | - | | Table 22. WLCSP8 - Mechanical data - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z. 0.400 0.800 0.693 8 bumps x Ø 0.270 Figure 25. WLCSP8 - Recommended footprint 1. Dimensions are expressed in millimeters. DS6639 - Rev 31 page 37/46 ## 10 Ordering information Table 23. Ordering information scheme /K or T = Manufacturing technology code - 1. ECOPACK2 (RoHS compliant and free of brominated, chlorinated and antimony oxide flame retardants). - 2. These process letters appear on the device package (marking) and on the shipment box. Contact your nearest ST Sales Office for further information DS6639 - Rev 31 page 38/46 M24 Example: 128 -В Κ W 20 /90 **Device type** $M24 = I^2C$ serial access EEPROM **Device function** 128 = 128 Kbit (16 K x 8 bit) **Device family** B = Without identification page **Operating voltage** F = VCC = 1.7 V to 5.5 V **Process** V = Manufacturing technology code **Delivery form** W =Unsawn wafer Wafer thickness 20 = Non-backlapped wafer Wafer testing I = Inkless test **Device grade** Table 24. Ordering information scheme (unsawn wafer) Note: 90 = -40°C to 85°C Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. DS6639 - Rev 31 page 39/46 ## **Revision history** Table 25. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-Jan-2010 | 18 | Section 4.9: ECC (error correction code) and write cycling modified. | | 23-Mar-2010 | 19 | Removed PDIP package. | | 21-Nov-2011 | 20 | Updated UFDFPN8 silhouette on cover page, Figure 16: UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, package outline and Table 19: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, mechanical data to add MC version. Renamed Figure 2. Removed "Available M24128-BF products" table. Updated disclaimer on last page. | | 20-Jul-2012 | 21 | Datasheet revision 20 split into: M24128-125 datasheet for automotive products (range 3), M24128-BW M24128-BR M24128-BF M24128-DF (this datasheet) for standard products (range 6). Updated Cycling: 4 million cycles Data retention: 200 years Table 17: t <sub>CLQX</sub> , t <sub>NS</sub> Added Identification page (for M24128-D devices) Table 17: t <sub>WLDL</sub> and t <sub>DHWH</sub> Table 18 (1 MHz) | | 20-Nov-2012 | 22 | Corrected "Device family" data in Table 23: Ordering information scheme. | | 04-Apr-2013 | 23 | Document reformatted. Removed footnote "3" in Table 2. Device select code. Renamed Figure 2 and Table 21: UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat no lead, 2 x 3 mm, data. Updated package information in Table 23. | | 20-Jan-2014 | 24 | Changed MSB address in Section 5.1.2 Page write Changed MSB and LSB address in Section 5.1.3 Write identification page (M24128-D only) Updated Figure 15. AC waveforms | | 25-Nov-2014 | 25 | Updated: Section 5.1.5 Table 8 and Table 13 Note 1 and 2 on Table 11 Note 1 and 2 on Table 12 Section 9 Notes on Table 13, Table 14, Table 15, Table 16, Table 17 and Section 9.5 WLCSP8 (CS) package information Added: Figure 3 Figure 2 Note 8 on Table 15. Reference to Engineering sample on Table 23 Removed Note 2 on Table 14. | | 03-Apr-2015 | 26 | Added: | DS6639 - Rev 31 page 40/46 | Date | Revision | Changes | | | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Unsawn wafer reference on cover page and Table 23 | | | | | | Updated: | | | | | | note 2 on Table 12. Memory cell data retention | | | | 02-Oct-2015 | 27 | Updated Figure 2 and Table 1 | | | | 22-Jun-2016 | 28 | Updated Table 23 | | | | 14-Feb-2017 | 29 | Update: Table 9. AC measurement conditions, Section 9.5 WLCSP8 (CS) package information | | | | 13-Sep-2017 | 30 | Added reference to DFN8 and DFN5 in: cover page figure, Figure 3. UFDFPN5 (DFN5) package connections, UFDFPN5 (DFN5) package information, UFDFPN8 (DFN8) package information and Section 10 Ordering information | | | | | | Added Figure 4 | | | | 23-Oct-2020 | 31 | <ul> <li>Updated:</li> <li>Section Features</li> <li>Figure 6. Block diagram</li> <li>Table 5. Absolute maximum ratings, Table 11. Cycling performance, Table 12. Memory cell data retention, Table 13. DC characteristics (M24128-BW), Table 14. DC characteristics (M24128-BR), Table 15. DC characteristics (M24128-BF, M24128-DF), Table 16. 400 kHz AC characteristics, Table 17. 1 MHz AC characteristics, Table 23. Ordering information scheme</li> </ul> | | | DS6639 - Rev 31 page 41/46 ## **Contents** | 1 | Des | cription | | . 2 | | |---|------------------|----------|-----------------------------------------------|-----|--| | 2 | Sigr | nal desc | ription | .4 | | | | 2.1 | Serial | Clock (SCL) | . 4 | | | | 2.2 | Serial | Data (SDA) | . 4 | | | | 2.3 | Chip E | nable (E2, E1, E0) | . 4 | | | | 2.4 | Write ( | Vrite Control (WC) | | | | | 2.5 | VSS (g | VSS (ground) | | | | | 2.6 | Supply | Supply voltage (VCC) | | | | | | 2.6.1 | Operating supply voltage (VCC) | . 5 | | | | | 2.6.2 | Power-up conditions | . 5 | | | | | 2.6.3 | Device reset | . 5 | | | | | 2.6.4 | Power-down conditions | . 5 | | | 3 | Men | nory org | ganization | . 6 | | | 4 | Device operation | | | | | | | 4.1 | Start c | ondition | . 8 | | | | 4.2 | Stop c | ondition | . 8 | | | | 4.3 | Data ir | a input8 | | | | | 4.4 | Ackno | owledge bit (ACK) | | | | | 4.5 | Device | addressing | . 9 | | | 5 | Instructions10 | | | | | | | 5.1 | Write o | pperations | 10 | | | | | 5.1.1 | Byte Write | 11 | | | | | 5.1.2 | Page Write | 12 | | | | | 5.1.3 | Write Identification Page (M24128-D only) | 13 | | | | | 5.1.4 | Lock Identification Page (M24128-D only). | 13 | | | | | 5.1.5 | ECC (Error Correction Code) and Write cycling | 13 | | | | | 5.1.6 | Minimizing Write delays by polling on ACK | 14 | | | | 5.2 | Read | pperations | 15 | | | | | 5.2.1 | Random Address Read | 16 | | | | | 5.2.2 | Current Address Read | 16 | | | | | 5.2.3 | Sequential Read | 16 | |-----------------------|--------|-----------------------|-------------------------------------|----| | | 5.3 | Read I | Identification Page (M24128-D only) | 16 | | | 5.4 | Read t | the lock status (M24128-D only) | 16 | | 6 | Initia | al delive | ery state | | | 7 | Max | Maximum rating18 | | | | 8 | DC a | DC and AC parameters1 | | | | 9 Package information | | | | 28 | | | 9.1 | UFDFF | PN5 (DFN5) package information | 28 | | | 9.2 | UFDFF | PN8 (DFN8) package information | 30 | | | 9.3 | TSSO | P8 package information | 32 | | | 9.4 | SO8N | package information | 34 | | | 9.5 | WLCS | SP package information | 36 | | 10 | Orde | ering in | formation | | | Rev | ision | history | · | 40 | | | | | | | DS6639 - Rev 31 page 43/46 ## **List of tables** | Table 1. | Signal names | 2 | |-----------|--------------------------------------------|------| | Table 2. | Device select code | 9 | | Table 3. | Most significant address byte | . 10 | | Table 4. | Least significant address byte | . 10 | | Table 5. | Absolute maximum ratings | . 18 | | Table 6. | Operating conditions (voltage range W) | . 19 | | Table 7. | Operating conditions (voltage range R) | | | Table 8. | Operating conditions (voltage range F) | . 19 | | Table 9. | AC measurement conditions | . 19 | | Table 10. | Input parameters | . 20 | | Table 11. | Cycling performance | . 20 | | Table 12. | Memory cell data retention | . 20 | | Table 13. | DC characteristics (M24128-BW) | . 21 | | Table 14. | DC characteristics (M24128-BR) | . 22 | | Table 15. | DC characteristics (M24128-BF, M24128-DF) | . 23 | | Table 16. | 400 kHz AC characteristics | . 24 | | Table 17. | 1 MHz AC characteristics | . 25 | | Table 18. | UFDFPN5 - Mechanical data | . 29 | | Table 19. | UFDFPN8 - Mechanical data | . 31 | | Table 20. | TSSOP8 – Mechanical data | . 32 | | Table 21. | SO8N – Mechanical data | . 34 | | Table 22. | WLCSP8 - Mechanical data | . 37 | | Table 23. | Ordering information scheme | . 38 | | Table 24. | Ordering information scheme (unsawn wafer) | . 39 | | Table 25. | Document revision history | . 40 | | | | | DS6639 - Rev 31 page 44/46 # **List of figures** | Figure 1. | Logic diagram | . 2 | |------------|------------------------------------------------------------------------------------------------------------------------------|-----| | Figure 2. | 8-pin package connections, top view | . 2 | | Figure 3. | UFDFPN5 (DFN5) package connections | . 3 | | Figure 4. | WLCSP connections for the M24128-DFCS6TP/K | . 3 | | Figure 5. | Chip enable inputs connection | . 4 | | Figure 6. | Block diagram | . 6 | | Figure 7. | I <sup>2</sup> C bus protocol | . 7 | | Figure 8. | Write mode sequences with WC = 0 (data write enabled) | 11 | | Figure 9. | Write mode sequences with WC = 1 (data write inhibited) | 12 | | Figure 10. | Write cycle polling flowchart using ACK | 14 | | Figure 11. | Read mode sequences | 15 | | Figure 12. | AC measurement I/O waveform | 20 | | Figure 13. | Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C$ = 400 kH | łz | | | | 26 | | Figure 14. | Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C = 1MHz$ | 26 | | Figure 15. | AC waveforms | 27 | | Figure 16. | UFDFPN5 - Outline | 28 | | Figure 17. | UFDFPN5 - Recommended footprint | 29 | | Figure 18. | UFDFPN8 - Outline | 30 | | Figure 19. | UFDFPN8 - Recommended footprint | 31 | | Figure 20. | TSSOP8 – Outline | 32 | | Figure 21. | TSSOP8 – Recommended footprint | 33 | | Figure 22. | SO8N – Outline | 34 | | Figure 23. | SO8N - Recommended footprint | | | Figure 24. | WLCSP8 - Outline | 36 | | Figure 25. | WLCSP8 - Recommended footprint | 37 | | | | | DS6639 - Rev 31 page 45/46 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS6639 - Rev 31 page 46/46